Renesas Electronics FIFO Memory, 28-Pin PDIP
- RS庫存編號:
- 262-8980
- 製造零件編號:
- 7202LA12TPG
- 製造商:
- Renesas Electronics
此圖片僅供參考,請參閲產品詳細資訊及規格
可享批量折扣
小計(1 管,共 14 件)*
HK$1,530.494
訂單超過 HK$250.00 免費送貨
暫時缺貨
- 112 件準備從其他地點送貨
**需要更多嗎?**輸入您需要的數量,然後按一下「查看送貨日期」以查詢更多庫存和送貨詳細資訊。
單位 | 每單位 | 每管* |
|---|---|---|
| 14 - 14 | HK$109.321 | HK$1,530.49 |
| 28 - 42 | HK$107.857 | HK$1,510.00 |
| 56 + | HK$106.479 | HK$1,490.71 |
* 參考價格
- RS庫存編號:
- 262-8980
- 製造零件編號:
- 7202LA12TPG
- 製造商:
- Renesas Electronics
規格
產品概覽和技術數據資料表
法例與合規
產品詳細資訊
透過選取一個或多個屬性來查找類似產品。
選取全部 | 屬性 | 值 |
|---|---|---|
| 品牌 | Renesas Electronics | |
| Product Type | FIFO Memory | |
| Organisation | 1024 x 9 bit | |
| Data Bus Width | 9bit | |
| Access Time | 12ns | |
| Mount Type | Surface | |
| Minimum Supply Voltage | 4.5V | |
| Package Type | PDIP | |
| Maximum Supply Voltage | 5.5V | |
| Pin Count | 28 | |
| Minimum Operating Temperature | -40°C | |
| Bus Direction | Bi-Directional | |
| Maximum Operating Temperature | 85°C | |
| Series | IDT7202LA | |
| Standards/Approvals | No | |
| Length | 34.3mm | |
| Width | 7.62 mm | |
| Height | 2.79mm | |
| Automotive Standard | No | |
| Number of Bits per Word | 9 | |
| Supply Current | 80mA | |
| 選取全部 | ||
|---|---|---|
品牌 Renesas Electronics | ||
Product Type FIFO Memory | ||
Organisation 1024 x 9 bit | ||
Data Bus Width 9bit | ||
Access Time 12ns | ||
Mount Type Surface | ||
Minimum Supply Voltage 4.5V | ||
Package Type PDIP | ||
Maximum Supply Voltage 5.5V | ||
Pin Count 28 | ||
Minimum Operating Temperature -40°C | ||
Bus Direction Bi-Directional | ||
Maximum Operating Temperature 85°C | ||
Series IDT7202LA | ||
Standards/Approvals No | ||
Length 34.3mm | ||
Width 7.62 mm | ||
Height 2.79mm | ||
Automotive Standard No | ||
Number of Bits per Word 9 | ||
Supply Current 80mA | ||
- COO (Country of Origin):
- TH
The Renesas Electronics FIFO memory that loads and empties data on a first-in/first-out basis. The device uses Full and Empty flags to prevent data overflow and underflow. It has a retransmit capability that allows for reset of the read pointer to its initial position when RT is pulsed LOW. It is designed for those applications requiring asynchronous and simultaneous read/writes in multiprocessing and rate buffer applications.
Pin and functionally compatible with 720X family
Low power consumption
Ultra high speed 12ns access time
Asynchronous and simultaneous read and write
Fully expandable by both word depth and/or bit width
相关链接
- Renesas Electronics FIFO Memory 7202LA12TPG
- Renesas Electronics FIFO Memory, 28-Pin PDIP
- Renesas Electronics FIFO Memory 7201LA12TPG
- Renesas Electronics FIFO Memory 7204L12TPG
- Renesas Electronics FIFO Memory, 28-Pin PLCC
- Renesas Electronics FIFO Memory 7202LA15JGI
- Renesas Electronics 576 kB FIFO Memory, 28-Pin PLCC
- Renesas Electronics 576 kB FIFO Memory 7208L25JGI
